aboutsummaryrefslogtreecommitdiffstats
path: root/configs/chromebit_mickey_defconfig
diff options
context:
space:
mode:
authorAlper Nebi Yasak <alpernebiyasak@gmail.com>2023-07-21 11:46:00 +0300
committerKever Yang <kever.yang@rock-chips.com>2023-07-28 18:45:03 +0800
commite5b33200f8fcc79c8555dd0b852827912abc0b04 (patch)
treea8552750aaf9a9b9a028441283980fb205bb12fa /configs/chromebit_mickey_defconfig
parent0022461ba651d28b35301f0d3bb37af6cd6df431 (diff)
downloadu-boot-e5b33200f8fcc79c8555dd0b852827912abc0b04.tar.gz
rockchip: veyron: Enable Winbond SPI flash
Some veyron boards seem to have Winbond SPI flash chips instead of GigaDevice ones. At the very least, coreboot builds for veyron boards have them enabled [1]. Enable support for them here as well. [1] https://review.coreboot.org/c/coreboot/+/9719 Signed-off-by: Alper Nebi Yasak <alpernebiyasak@gmail.com> Reviewed-by: Simon Glass <sjg@chromium.org> Reviewed-by: Kever Yang <kever.yang@rock-chips.com>
Diffstat (limited to 'configs/chromebit_mickey_defconfig')
-rw-r--r--configs/chromebit_mickey_defconfig1
1 files changed, 1 insertions, 0 deletions
diff --git a/configs/chromebit_mickey_defconfig b/configs/chromebit_mickey_defconfig
index d4302353c5d..253ef99f993 100644
--- a/configs/chromebit_mickey_defconfig
+++ b/configs/chromebit_mickey_defconfig
@@ -81,6 +81,7 @@ CONFIG_MMC_DW_ROCKCHIP=y
CONFIG_MTD=y
CONFIG_SF_DEFAULT_BUS=2
CONFIG_SPI_FLASH_GIGADEVICE=y
+CONFIG_SPI_FLASH_WINBOND=y
CONFIG_PINCTRL=y
CONFIG_PINCONF=y
CONFIG_SPL_PINCTRL=y